BULLETIN OF THE POLISH ACADEMY OF SCIENCES TECHNICAL SCIENCES Vol. 55, No. 4, 2007

# A low-voltage CMOS negative impedance converter for analogue filtering applications

# W. JENDERNALIK\*

Department of Microelectronic Systems, Gdańsk University of Technology, 11/12Narutowicza St., 80-952 Gdańsk, Poland

**Abstract.** A novel current-inversion type negative impedance converter (CNIC) is presented. It is built without the use of any resistors. Furthermore, a second-order low-pass filter based on this CNIC is also analysed. It shows a bandwidth of 50 MHz at 320  $\mu$ W power consumption and 2 V supply voltage when realized in a 0.35  $\mu$ m CMOS process.

Key words: CMOS, negative impedance converter, continuous-time filters.

## 1. Introduction

Low-voltage high-frequency continuous-time filters are still required in many applications and are the subject of continuing research [1–5]. There are many techniques to realize integrated filters, including OTA-C, Opamp-RC and MOSFET-C-Opamp. The latter two show high dynamic range at low supply voltage, but their frequency operating range is usually limited to several megahertz. Transconductance filters are dedicated to higher frequencies. However, the design of a low-distortion low-voltage OTA is still challenging. Taking this into account, it is worth to revise the obsolete concept of active RC-filter synthesis based on a current-inversion negative impedance converter (CNIC) as an active element [6–9].

NIC filters show higher sensitivity to their component values than popular LC-ladder type realizations [10]. Furthermore, traditional NICs containing resistors are not precise enough for accurate filter characteristics. A CMOS converter proposed in this paper does not include any resistors and shows a very well controlled conversion factor k. Our Monte Carlo simulation results of the filter prove that exact frequency characteristics can be maintained even at low supply voltage when the proposed converter is applied.

# 2. NIC – principle of operation

**2.1.** Large-signal properties. A circuit diagram of the new CNIC is shown in Fig. 1a. All transistors operate in the saturation region and have their bodies connected to ground or power supply, depending on the transistor type. Please take a notice that M1 and M2 can also work in the triode region. Dimensions of the devices are related by  $(W/L)_2 = k(W/L)_1$  and  $(W/L)_4 = k(W/L)_3$ , and the corresponding bias currents by  $I_{B2} = kI_{B1}$ , where k is a positive real number. For simplicity of analysis, we assume that the current sources M5 and M6 are ideal.

The voltages and currents of an ideal CNIC are related by [11]:

$$v_1 = v_2 \tag{1a}$$

$$i_1 = (1/k)i_2$$
 (1b)

Using the standard square-law model for MOS devices, the main large-signal voltage relationship of the circuit from Fig. 1a takes an implicit form:

$$v_1 = v_2 + v_{GS4} - v_{GS3} \cong v_2 + \Delta V_T (v_1, v_2)$$
 (2)

where  $\Delta V_T = V_{T4} - V_{T3}$ . As Eq. (2) indicates, the major source of distortion of the above-mentioned relationship comes from the difference between threshold voltages of M3 and M4. Since  $v_1$  is nearly equal to  $v_2$ , the body effect of M3 and M4 has very weak influence on  $\Delta V_T$ . The major source of difference between  $V_{T4}$  and  $V_{T3}$  is the DBIL (drain-induced barrier lowering) effect of M3 since  $v_{DS3}$  swings considerably more than  $v_{DS4}$ . For k1, M3 and M4 have different dimensions and their narrow-channel effect could cause  $\Delta V_T$  to be significantly larger. To minimize this effect the layouts of M3 and M4 should be built out of the equal size unity devices.

Next, the currents  $i_1$  and  $i_2$  can be expressed as:

$$i_1 = i_{D1} - I_{B1} = K_1 (v_{GS1} - V_{T1})^2 (1 + \lambda (v_1 - V_{SS})) - I_{B1}$$
(3a)

$$i_2 = i_{D2} - I_{B2} = K_2 (v_{GS2} - V_{T2})^2 (1 + \lambda (v_2 - V_{SS})) - I_{B2}$$
(3b)

where  $K_i=0.5\mu_0\mathrm{C}_{\mathrm{OX}}(\mathrm{W/L})_{\mathrm{i}}$  and  $\lambda$  is the channel-length modulation index. Taking into account that  $v_{gs1}=v_{gs2}$ ,  $K_2=kK_1$  and  $I_{B2}=kI_{B1}$ , and assuming  $V_{T1}=V_{T2}$ , rearrangement of (3a) and (3b) leads to:

$$i_{1} = \frac{1}{k} i_{2} \frac{1 - \lambda V_{SS} + \lambda v_{1}}{1 - \lambda V_{SS} + \lambda v_{2}} + I_{B1} \left( \frac{1 - \lambda V_{SS} + \lambda v_{1}}{1 - \lambda V_{SS} + \lambda v_{2}} - 1 \right)$$
(4)

<sup>\*</sup>e-mail: waldi@ue.eti.pg.gda.pl

W. Jendernalik



Fig. 1. Current-inversion type negative impedance converter (CNIC), a) circuit diagram, b) configuration for voltage excitation, c) configuration for current excitation

Comparison between (1b) and (4) shows that the accuracy of the current transfer is affected by the previously defined inaccurate voltage transfer. It can also be seen from (4) that the simultaneous increase of a channel length for M1 and M2 leads to a lower error of the current transfer function.



Fig. 2. Circuit configuration for the k test



Fig. 3. Monte Carlo analysis of the CNIC from Fig. 2

The proposed CNIC is designed for k=1 and for an input current range of  $\pm 60\mu A$  at a single supply voltage  $V_{DD}=2$  V. Dimensions for both transistor are as follows:  $(W/L)_1=(W/L)_2=20\mu m/2\mu m$ ,  $(W/L)_3=(W/L)_4=20\mu m/1\mu m$ .  $I_{B1}$  and  $I_{B2}$  are chosen to be equal to  $80\mu A$ . The

conversion factor k was tested in a circuit configuration shown in Fig. 2, where the small-signal ground was set to 0.4 V. The results of a 100-sweep Monte Carlo analysis shown in Figs. 2, 3 indicate that k is kept within 0.98÷1.02 A/A. Such a good control of k is practically unfeasible with traditional converters containing linear resistors because the transistor match is considerably better than the corresponding match among polysilicon resistors in a typical CMOS process [12]. The simulations were performed using Cadence Spectre solver. A 0.35  $\mu$ m CMOS process from AMS was chosen for this design. A standard deviation for the normal distribution of both  $V_T$  and K were assumed as  $\sigma(\Delta V_T) = 10^{-2}(WL)^{-0.5}$  and  $\sigma(\Delta K/K) = 2 \cdot 10^{-3}(WL)^{-0.5}$ , respectively, according to the Pelgrom model [13] and the appropriate process parameters.

2.2. Small-signal properties. The proposed CNIC contains two feedback loops: a local high-gain negative feedback loop (M1 and M3) and a global low-gain positive feedback loop. The CNIC from Fig. 1a is stable when the  $V_2$  terminal is loaded with low impedance (or short-circuited) and is unstable when the same node is loaded with high impedance (or opened). Therefore, two dedicated configurations for both voltage and current excitations should be distinguished. They are shown in Figs. 1b and 1c, respectively. In order to estimate the number of poles and zeros in the  $i_2(s)/i_1(s)$  transmittance, a small-signal equivalent model of the circuit from Fig. 1c was built and the corresponding symbolic transfer function was derived with the aid of MATHEMATICA. The presence of two feedback loops makes this transfer function very complex in the high-frequency range and the following simplifications had to be assumed:  $g_{dsi}=0,\,C_{gdi}=0$  and  $C_{dbi} = C_{sbi} = C_d$  for  $i = 1, \dots, 6$ . Moreover, k was assumed to be equal to 1, so  $g_{m1} = g_{m2} = g_{m1,2}$ ,  $g_{m3} = g_{m4} = g_{m3,4}$ and  $g_{mb3} = g_{mb4} = g_{mb}$ . For all above-stated assumptions, a simplified small-signal transfer function of the loaded CNIC (Fig. 1c) was obtained:

420 Bull. Pol. Ac.: Tech. 55(4) 2007

A low-voltage CMOS negative impedance converter for analogue filtering applications

$$\frac{i_2(s)}{i_1(s)} = g_L \frac{a_3 s^3 + a_2 s^2 + a_1 s + a_0}{b_4 s^4 + b_3 s^3 + b_2 s^2 + b_1 s + b_0}$$
 (5)

where coefficients  $a_i$  and  $b_i$  are given by (6a) and (6b), respectively.

$$a_{0} = g_{m12}g_{m34}(g_{mb} + g_{m34})$$

$$a_{1} = g_{m1,2} \left[ 2g_{mb}(C_{d} + C_{gs3,4}) + g_{m3,4}(2C_{d} + C_{gs3,4}) \right]$$

$$a_{2} = -2C_{gs3,4}g_{m3,4}(C_{d} + C_{gs1,2})$$

$$a_{3} = -2C_{gs3,4}^{2}(C_{d} + C_{gs1,2})$$
(6a)

$$b_{0} = g_{L}g_{m1,2}g_{M3,4}(g_{mb} + g_{m3,4})$$

$$b_{1} = 2(C_{d} + C_{gs3,4})(g_{mB} + g_{L})g_{mb}g_{m1,2}$$

$$+2(C_{d} + C_{gs1,2})(g_{mb} + g_{m3,4})g_{L}g_{m3,4}$$

$$+(2C_{d} + C_{gs3,4})(2g_{mb} + g_{L})g_{m1,2}g_{m3,4}$$

$$+2C_{d}g_{m1,2}g_{m3,4}^{2}$$

$$b_{2} = 2[C_{d} + C_{gs1,2}] \cdot [(2C_{d} + C_{gs3,4})(g_{mb}^{2} + 2g_{m3,4}g_{L})$$

$$+2g_{mb}g_{L}(C_{d} + C_{gs3,4}) + g_{mb}g_{m3,4}(C_{gs3,4} + 6C_{d})$$

$$+4g_{m3,4}^{2}C_{d}]$$

$$+2g_{m1,2}(2C_{d} + C_{gs3,4})(g_{mb}C_{d} + g_{mb}C_{gs3,4} + g_{m3,4}C_{d})$$

$$b_{3} = 8C_{d}^{2}(2g_{mb} + g_{L} + 3g_{m3,4})(C_{d} + C_{gs1,2})$$

$$+4C_{d}C_{gs3,4}(5g_{mb} + 3g_{L} + 5g_{m3,4})(C_{d} + C_{gs1,2})$$

$$+2C_{gs3,4}^{2}(g_{mb} + g_{L})(C_{d} + C_{gs1,2})$$

$$b_{4} = 4(C_{d} + C_{gs1,2})(4C_{d}^{3} + 8C_{d}^{2}C_{gs3,4} + 3C_{d}C_{gs3,4}^{2})$$
(6b)

Table 1 Pole-zero locations of CNIC obtained by Eq. (4) and HSPICE analysis

|         | $g_L = 0.1 \text{ mS}$ |          | $g_L = 1 \text{ mS}$ |           |
|---------|------------------------|----------|----------------------|-----------|
| p(pole) | from                   | HSPICE   | from                 | HSPICE    |
| z(zero) | Eq. (4)                |          | Eq. (4)              |           |
| p [MHz] | -213-j83               | -175-j78 | -254                 | -258      |
| p [MHz] | -213+j83               | -175+j78 | -735-j203            | -579-j271 |
| p [MHz] | -794                   | -679     | -735+j203            | -579+j271 |
| p [MHz] | -1276                  | -1139    | -3645                | -2708     |
| z [MHz] | -452                   | -466     | -452                 | -465      |
| z [MHz] | 587                    | 566      | 587                  | 565       |
| z [MHz] | -1372                  | -1516    | -1372                | -1516     |

It can be noticed from (5) that the transfer function has 3 zeros and 4 poles. Furthermore, the locations of all zeros do not depend on  $g_L$  (6a). The small-signal parameters in (6a) and (6b) were obtained from simulations and they are as follows:  $C_d=12$  fF,  $C_{gs1,2}=140$  fF,  $C_{gs3,4}=69$  fF,  $g_{m1,2}=375$   $\mu$ S,  $g_{m3,4}=535$   $\mu$ S,  $g_{mb}=120$   $\mu$ S. Next, the poles and zeros of the converter transfer function were numerically calculated with MATHEMATICA from Eq. (5). They were also obtained directly from the pole-zero analysis performed with HSPICE. The results summarized in Table 1 show good agreement between the theoretical predictions and the simulations, specifically for the locations of all zeros and

of the dominant pole. The simulations also confirmed that there are no more than 3 zeros and 4 poles in the transfer function, and the frequency location of all zeros do not depend on the value of a resistive load. The simulated amplitude response is flat and a -3-dB frequency is above 100 MHz, as shown in Fig. 4. If it is not the case, the existing peaks can be damped by increasing the total capacitance seen at the drain of M3 device. According to Table 1, the phase response reaches -270 degrees at high frequencies due to 4 poles in LHP, 2 zeros in LHP and 1 zero in RHP.



Fig. 4. Small-signal current responses of the converter from Fig. 1c

# 3. Second-order filter

In order to show the application of the proposed converter, a simple low-pass filter was designed as shown in Fig. 5 [4,7]. The input voltage  $V_{in}$  is applied with respect to a small-signal ground equal to 0.4 V. The dimensions of the transistor are as follows:  $(W/L)_1 = (W/L)_2 = 20\mu m/2\mu m$ ,  $(W/L)_3 = (W/L)_4 = 20\mu m/1\mu m$ ,  $(W/L)_3 = (W/L)_4 = 100\mu m/2\mu m$ . The arrangement of passive components guarantees that the converter is always stable. Furthermore, both capacitors are grounded. Thus, parasitic capacitances associated with their top plates can be taken into account by a simple modification of the nominal capacitances. Assuming the ideal converter, the transfer function of the considered filter from Fig. 5 can be expressed in the well-known form:

$$\frac{V_{out}}{V_{in}} = \frac{\omega_0^2}{s^2 + s\omega_0/Q + \omega_0^2} \tag{7}$$

where the pulsation  $\omega_0$  and the quality factor Q are given as follow:

$$\omega_0 = \frac{1}{RC\sqrt{\alpha\beta}}, \quad Q = \frac{\sqrt{\alpha\beta}}{\alpha\beta - k\beta + 1}$$
 (8)

and coefficients  $\alpha$ ,  $\beta$  are defined in the Fig. 5 Eq. (8) indicates that  $\omega_0$  can be tuned by adjusting R or C without disturbing Q. Both resistors and capacitors in Fig. 5 can be built as an array of unite elements when realized in an integrated circuit technology. Thus, the  $\omega_0$  tuning can be realized by a digital control of the resistor or capacitor values, preserving their ratio at the same time. An arbitrary Chebyshev-approximation filter prototype was chosen to be implemented for demonstration purposes only. Its tabulated coefficients  $\alpha$ ,  $\beta$  and the

W. Jendernalik



Fig. 5. Second-order low-pass Chebyshev filter with 1 dB passband ripple ( $\alpha=1.05,\,\beta=0.95$ )



Fig. 6. AC response family of the filter from Fig. 5 (i)  $R=1~k\Omega,~C=30~pF,~passband=5.1~MHz$  (ii)  $R=1~k\Omega,~C=10~pF,~passband=15.3~MHz$  (iii)  $R=1~k\Omega,~C=3~pF,~passband=49.6~MHz$ 

conversion factor k are 1.047, 0.954 and 1, respectively [8]. The filter was layouted and resimulated including all extracted parasitics. Taking the technology resolution into account,  $\alpha$  and  $\beta$  were chosen to be equal to 1.05 and 0.95, respectively. R was assumed to be 1 k $\Omega$  and both resistors were realized using a high-resistive polysilicon. An AC response of the filter was simulated for 3 different C: 3 pF, 10 pF and 30 pF (Fig. 6). The simulated curves exhibit very good agreement with the ideal ones. However, for higher frequencies the passband ripples become larger due to the frequency limitations of the CNIC. A 500 sweep Monte Carlo analysis in respect to the parameters of active devices was performed for the case C=10 pF (Fig. 7). A linear scale was cho-

sen for the ordinate axis in Fig. 7 to emphasize a very small variation in the simulated AC response due to the transistor mismatch. The simulated THD of the filter is 1% for a 1 MHz  $0.56V_{textrmpp}$  input sine signal (case C=10 pF). The equivalent input noise integrated in the passband is 39  $\mu V_{RMS}$ , what gives the signal-to-noise ratio 73 dB. For the case C=3 pF, THD is 1% for 10 MHz 0.36 Vpp input signal, the equivalent input noise is 67  $\mu V_{RMS}$ , what gives the signal-to-noise ratio 65 dB. The filter consumes 320  $\mu W$  power from 2 V single supply. Some other advanced simulations have not indicated any filter instability.



Fig. 7. Monte Carlo analysis (500 sweeps) of the filter from Fig. 5

# 4. Conclusions

Nowadays, continuous-time analogue filters are dominated by the Opamp-RC and OTA-C topologies based on the LC-ladder prototypes. Although, CNIC-RC filters show higher sensitivity to the values of elements, the presented simulation results show that it is possible to achieve accurate filter characteristics. A simple second-order CNIC section shows wideband characteristics and can be used for various types of low-voltage low-power prefilters in the front-end of a mobile receiver. A higher-order filter can be obtained by cascading the second-order sections as shown in Fig. 8, where all building blocks are similar. An input voltage  $V_{in}$  is separated by the buffer (M1, M2, M3) and each filter section is separated by the shifter/buffer block (M10÷M15). The parasitic input capacitance of the shifter/buffer can be simply included into a capacitor  $C_1$  of the preceding filter section.



Bull. Pol. Ac.: Tech. 55(4) 2007



### A low-voltage CMOS negative impedance converter for analogue filtering applications

**Acknowledgements.** This work was supported by the Polish State Scientific Research Committee, under Grant No. 3T11B08226.

#### REFERENCES

- [1] M. Elmala, B. Carlton, R. Bishop, and K. Soumyanath, "A 1.4V, 13.5mW, 10/100MHz 6<sup>th</sup> order elliptic filter/VGA with DC-offset correction in 90nm CMOS [WLAN applications]", *IEEE Radio Frequency Integrated Circuits (RFIC)*, 189–192 (2005).
- [2] B. Guthrie, J. Hughes, T. Sayers, and A. Spencer, "A CMOS gyrator low-IF filter for a dual-mode Bluetooth/ZigBee transceiver", *IEEE J. Solid-State Circuits* 40, 1872–1879 (2005).
- [3] S. Mehrmanesh, M. B. Vahidfar, H. A. Aslanzadeh, and M. Atarodi, "An ultra low-voltage Gm-C filter for video applications", *Proc. Int. Symp. on Circuits and Systems ISCAS '03* 1, 561–564 (2003).
- [4] H.A. Alzaher, H.O. Elwan, and M. Ismail, "A CMOS highly linear channel-select filter for 3G multistandard integrated wireless receivers", *IEEE J. Solid-State Circuits* 37(1), 27–37 (2002).
- [5] Chunlei Shi , Yue Wu, Hassan O. Elwan, and M. Ismail, "A low-power high-linearity CMOS baseband filter for wide-

- band CDMA applications", *IEEE Int. Symp. on Circuits and Systems ISCAS* 2, 152–155 (2000).
- [6] J.G. Linvill, "RC active filters", Proc. Inst. Radio Engrs 42, 555–564 (1954).
- [7] T. Yanagisawa, "RC active networks using current inversion type negative impedance converters", *IRE Transaction on Circuit Theory* CT-4(3), 140–144 (1957).
- [8] A.G.J. Holt and F.W. Stephenson, "An investigation of the effect of the divisor polynomial on the responses of R-C active networks designed by the Yanagisawa procedure", *Radio and Electronic Engineer* 35 (3), 157–164 (1968).
- [9] F. W. Stephenson, "Realization of active RC low-pass filters using negative impedance converters", *Int. J. Electronics* 28 (5), 485–489 (1970).
- [10] T. Yanagisawa, "Trends of the active filters in VHF range", IEEE Int. Symp. on Circuits and Systems ISCAS 3, 1737–1740 (1991).
- [11] G. S. Moschytz, Linear integrated networks: fundamentals, Van Nostrand Reinhold Company, New York, 1974
- [12] R. L. Brennan, T. R. Viswanathan, and J. V. Hanson, "The CMOS negative impedance converter", *IEEE J. Solid-State Circuits* 23, 1272–1275 (1988).
- [13] M. Pelgrom, A. Duinmaijer, and A. Welbers, "Matching properties of MOS transistors", *IEEE J. Solid-State Circuits* 24 (5), 1433–1440 (1989).

Bull. Pol. Ac.: Tech. 55(4) 2007